/* * This file is subject to the terms and conditions of the GNU General Public * License. See the file "COPYING" in the main directory of this archive * for more details. * * Copyright (C) 1994, 1995 Waldorf GmbH * Copyright (C) 1994 - 2000 Ralf Baechle * Copyright (C) 1999, 2000 Silicon Graphics, Inc. * Copyright (C) 2000 FSMLabs, Inc. */ #ifndef _ASM_IO_H #define _ASM_IO_H #include #include #include #include #include #ifdef CONFIG_TOSHIBA_JMR3927 #include #endif /* * Slowdown I/O port space accesses for antique hardware. */ #undef CONF_SLOWDOWN_IO /* * Sane hardware offers swapping of I/O space accesses in hardware; less * sane hardware forces software to fiddle with this ... */ #if defined(CONFIG_SWAP_IO_SPACE) && defined(__MIPSEB__) #define __ioswab8(x) (x) #define __ioswab16(x) swab16(x) #define __ioswab32(x) swab32(x) #else #define __ioswab8(x) (x) #define __ioswab16(x) (x) #define __ioswab32(x) (x) #endif /* * Historically I wrote this stuff the same way as Linus did * because I was young and clueless. And now it's so jucky that I * don't want to put my eyes on it again to get rid of it :-) * * I'll do it then, because this code offends both me and my compiler * - particularly the bits of inline asm which end up doing crap like * 'lb $2,$2($5)' -- dwmw2 */ #define IO_SPACE_LIMIT 0xffff /* * On MIPS I/O ports are memory mapped, so we access them using normal * load/store instructions. mips_io_port_base is the virtual address to * which all ports are being mapped. For sake of efficiency some code * assumes that this is an address that can be loaded with a single lui * instruction, so the lower 16 bits must be zero. Should be true on * on any sane architecture; generic code does not use this assumption. */ extern const unsigned long mips_io_port_base; #define set_io_port_base(base) \ do { * (unsigned long *) &mips_io_port_base = (base); } while (0) /* * Thanks to James van Artsdalen for a better timing-fix than * the two short jumps: using outb's to a nonexistent port seems * to guarantee better timings even on fast machines. * * On the other hand, I'd like to be sure of a non-existent port: * I feel a bit unsafe about using 0x80 (should be safe, though) * * Linus * */ #define __SLOW_DOWN_IO \ __asm__ __volatile__( \ "sb\t$0,0x80(%0)" \ : : "r" (mips_io_port_base)); #ifdef CONF_SLOWDOWN_IO #ifdef REALLY_SLOW_IO #define SLOW_DOWN_IO { __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; } #else #define SLOW_DOWN_IO __SLOW_DOWN_IO #endif #else #define SLOW_DOWN_IO #endif /* * Change virtual addresses to physical addresses and vv. * These are trivial on the 1:1 Linux/MIPS mapping */ static inline unsigned long virt_to_phys(volatile void * address) { return PHYSADDR(address); } static inline void * phys_to_virt(unsigned long address) { return (void *)KSEG0ADDR(address); } /* * IO bus memory addresses are also 1:1 with the physical address */ static inline unsigned long virt_to_bus(volatile void * address) { return PHYSADDR(address); } static inline void * bus_to_virt(unsigned long address) { return (void *)KSEG0ADDR(address); } #define page_to_bus page_to_phys /* * isa_slot_offset is the address where E(ISA) busaddress 0 is mapped * for the processor. */ extern unsigned long isa_slot_offset; /* * Change "struct page" to physical address. */ #if defined(CONFIG_MIPS_AVALANCHE_PAGING) #define page_to_phys(page) ((page - mem_map) << PAGE_SHIFT) + __MEMORY_START) /* phys_to_page(phys) is located in pgtable.h */ #else #define page_to_phys(page) ((page - mem_map) << PAGE_SHIFT) #endif /* CONFIG_MIPS_AVALANCHE_PAGING */ extern void * __ioremap(unsigned long offset, unsigned long size, unsigned long flags); static inline void *ioremap(unsigned long offset, unsigned long size) { return __ioremap(offset, size, _CACHE_UNCACHED); } static inline void *ioremap_nocache(unsigned long offset, unsigned long size) { return __ioremap(offset, size, _CACHE_UNCACHED); } extern void iounmap(void *addr); /* * XXX We need system specific versions of these to handle EISA address bits * 24-31 on SNI. * XXX more SNI hacks. */ #ifdef JMR3927_INIT_INDIRECT_PCI unsigned char tx_ioinb(unsigned char *addr); void tx_iooutb(unsigned long data, unsigned char *addr); unsigned short tx_ioinw(unsigned short *addr); void tx_iooutw(unsigned long data, unsigned short *addr); unsigned long tx_ioinl(unsigned int *addr); void tx_iooutl(unsigned long data, unsigned int *addr); void tx_insbyte(unsigned char *addr,void *buffer,unsigned int count); void tx_insword(unsigned short *addr,void *buffer,unsigned int count); void tx_inslong(unsigned int *addr,void *buffer,unsigned int count); void tx_outsbyte(unsigned char *addr,void *buffer,unsigned int count); void tx_outsword(unsigned short *addr,void *buffer,unsigned int count); void tx_outslong(unsigned int *addr,void *buffer,unsigned int count); unsigned char tx_readb(unsigned char *addr); void tx_writeb(unsigned long data, unsigned char *addr); unsigned short tx_readw(unsigned short *addr); void tx_writew(unsigned long data, unsigned short *addr); unsigned long tx_readl(unsigned int *addr); void tx_writel(unsigned long data, unsigned int *addr); #define readb(addr) (unsigned char)tx_readb((unsigned char *)(addr)) #define readw(addr) (unsigned short)tx_readw((unsigned short *)(addr)) #define readl(addr) (unsigned long)tx_readl((unsigned int *)(addr)) #define __raw_readb readb #define __raw_readw readw #define __raw_readl readl #define writeb(b,addr) tx_writeb((b),(unsigned char *)(addr)) #define writew(b,addr) tx_writew((b),(unsigned short *)(addr)) #define writel(b,addr) tx_writel((b),(unsigned int *)(addr)) #define __raw_writeb writeb #define __raw_writew writew #define __raw_writel writel #define std_readb(addr) (*(volatile unsigned char *)(addr)) #define std_readw(addr) __ioswab16((*(volatile unsigned short *)(addr))) #define std_readl(addr) __ioswab32((*(volatile unsigned int *)(addr))) #define std_writeb(b,addr) (*(volatile unsigned char *)(addr)) = (b) #define std_writew(b,addr) (*(volatile unsigned short *)(addr)) = (__ioswab16(b)) #define std_writel(b,addr) (*(volatile unsigned int *)(addr)) = (__ioswab32(b)) #else /* JMR3927_INIT_INDIRECT_PCI */ #define readb(addr) (*(volatile unsigned char *)(addr)) #define readw(addr) __ioswab16((*(volatile unsigned short *)(addr))) #define readl(addr) __ioswab32((*(volatile unsigned int *)(addr))) #define __raw_readb readb #define __raw_readw readw #define __raw_readl readl #define writeb(b,addr) (*(volatile unsigned char *)(addr)) = (__ioswab8(b)) #define writew(b,addr) (*(volatile unsigned short *)(addr)) = (__ioswab16(b)) #define writel(b,addr) (*(volatile unsigned int *)(addr)) = (__ioswab32(b)) #define __raw_writeb writeb #define __raw_writew writew #define __raw_writel writel #endif /* JMR3927_INIT_INDIRECT_PCI */ #define memset_io(a,b,c) memset((void *)(a),(b),(c)) #define memcpy_fromio(a,b,c) memcpy((a),(void *)(b),(c)) #define memcpy_toio(a,b,c) memcpy((void *)(a),(b),(c)) /* * ISA space is 'always mapped' on currently supported MIPS systems, no need * to explicitly ioremap() it. The fact that the ISA IO space is mapped * to PAGE_OFFSET is pure coincidence - it does not mean ISA values * are physical addresses. The following constant pointer can be * used as the IO-area pointer (it can be iounmapped as well, so the * analogy with PCI is quite large): */ #define __ISA_IO_base ((char *)(isa_slot_offset)) #define isa_readb(a) readb(__ISA_IO_base + (a)) #define isa_readw(a) readw(__ISA_IO_base + (a)) #define isa_readl(a) readl(__ISA_IO_base + (a)) #define isa_writeb(b,a) writeb(b,__ISA_IO_base + (a)) #define isa_writew(w,a) writew(w,__ISA_IO_base + (a)) #define isa_writel(l,a) writel(l,__ISA_IO_base + (a)) #define isa_memset_io(a,b,c) memset_io(__ISA_IO_base + (a),(b),(c)) #define isa_memcpy_fromio(a,b,c) memcpy_fromio((a),__ISA_IO_base + (b),(c)) #define isa_memcpy_toio(a,b,c) memcpy_toio(__ISA_IO_base + (a),(b),(c)) /* * We don't have csum_partial_copy_fromio() yet, so we cheat here and * just copy it. The net code will then do the checksum later. */ #define eth_io_copy_and_sum(skb,src,len,unused) memcpy_fromio((skb)->data,(src),(len)) #define isa_eth_io_copy_and_sum(a,b,c,d) eth_copy_and_sum((a),(b),(c),(d)) static inline int check_signature(unsigned long io_addr, const unsigned char *signature, int length) { int retval = 0; do { if (readb(io_addr) != *signature) goto out; io_addr++; signature++; length--; } while (length); retval = 1; out: return retval; } #define isa_check_signature(io, s, l) check_signature(i,s,l) #ifdef JMR3927_INIT_INDIRECT_PCI #define outb(val,port) tx_iooutb((val),(unsigned char *)(port)) #define inb(port) (unsigned char)tx_ioinb((unsigned char *)(port)) #define outb_p(val,port) tx_iooutb((val),(unsigned char *)(port)) #define inb_p(port) (unsigned char)tx_ioinb((unsigned char *)(port)) #define outw(val,port) tx_iooutw((val),(unsigned short *)(port)) #define inw(port) (unsigned short)tx_ioinw((unsigned short *)(port)) #define outw_p(val,port) tx_iooutw((val),(unsigned short *)(port)) #define inw_p(port) (unsigned short)tx_ioinw((unsigned short *)(port)) #define outl(val,port) tx_iooutl((val),(unsigned int *)(port)) #define inl(port) (unsigned long)tx_ioinl((unsigned int *)(port)) #define outl_p(val,port) tx_iooutl((val),(unsigned int *)(port)) #define inl_p(port) (unsigned long)tx_ioinl((unsigned int *)(port)) #define outsb(port,addr,count) tx_outsbyte((unsigned char *)(port),addr,count) #define insb(port,addr,count) tx_insbyte((unsigned char *)(port),addr,count) #define outsw(port,addr,count) tx_outsword((unsigned short *)(port),addr,count) #define insw(port,addr,count) tx_insword((unsigned short *)(port),addr,count) #define outsl(port,addr,count) tx_outslong((unsigned short *)(port),addr,count) #define insl(port,addr,count) tx_inslong((unsigned short *)(port),addr,count) #define std_outb(val,port) \ do { \ *(volatile u8 *)(mips_io_port_base + (port)) = __ioswab8(val); \ } while(0) #define std_outw(val,port) \ do { \ *(volatile u16 *)(mips_io_port_base + (port)) = __ioswab16(val); \ } while(0) #define std_outl(val,port) \ do { \ *(volatile u32 *)(mips_io_port_base + (port)) = __ioswab32(val);\ } while(0) #define std_outb_p(val,port) \ do { \ *(volatile u8 *)(mips_io_port_base + (port)) = __ioswab8(val); \ SLOW_DOWN_IO; \ } while(0) #define std_outw_p(val,port) \ do { \ *(volatile u16 *)(mips_io_port_base + (port)) = __ioswab16(val);\ SLOW_DOWN_IO; \ } while(0) #define std_outl_p(val,port) \ do { \ *(volatile u32 *)(mips_io_port_base + (port)) = __ioswab32(val);\ SLOW_DOWN_IO; \ } while(0) #define std_inb(port) (__ioswab8(*(volatile u8 *)(mips_io_port_base + (port)))) #define std_inw(port) (__ioswab16(*(volatile u16 *)(mips_io_port_base + (port)))) #define std_inl(port) (__ioswab32(*(volatile u32 *)(mips_io_port_base + (port)))) #define std_inb_p(port) \ ({ \ u8 __val; \ \ __val = *(volatile u8 *)(mips_io_port_base + (port)); \ SLOW_DOWN_IO; \ __ioswab8(__val); \ }) #define std_inw_p(port) \ ({ \ u16 __val; \ \ __val = *(volatile u16 *)(mips_io_port_base + (port)); \ SLOW_DOWN_IO; \ __ioswab16(__val); \ }) #define std_inl_p(port) \ ({ \ u32 __val; \ \ __val = *(volatile u32 *)(mips_io_port_base + (port)); \ SLOW_DOWN_IO; \ __ioswab32(__val); \ }) #else /* JMR3927_INIT_INDIRECT_PCI */ #define outb(val,port) \ do { \ *(volatile u8 *)(mips_io_port_base + (port)) = __ioswab8(val); \ } while(0) #define outw(val,port) \ do { \ *(volatile u16 *)(mips_io_port_base + (port)) = __ioswab16(val); \ } while(0) #define outl(val,port) \ do { \ *(volatile u32 *)(mips_io_port_base + (port)) = __ioswab32(val);\ } while(0) #define outb_p(val,port) \ do { \ *(volatile u8 *)(mips_io_port_base + (port)) = __ioswab8(val); \ SLOW_DOWN_IO; \ } while(0) #define outw_p(val,port) \ do { \ *(volatile u16 *)(mips_io_port_base + (port)) = __ioswab16(val);\ SLOW_DOWN_IO; \ } while(0) #define outl_p(val,port) \ do { \ *(volatile u32 *)(mips_io_port_base + (port)) = __ioswab32(val);\ SLOW_DOWN_IO; \ } while(0) #define inb(port) (__ioswab8(*(volatile u8 *)(mips_io_port_base + (port)))) #define inw(port) (__ioswab16(*(volatile u16 *)(mips_io_port_base + (port)))) #define inl(port) (__ioswab32(*(volatile u32 *)(mips_io_port_base + (port)))) #define inb_p(port) \ ({ \ u8 __val; \ \ __val = *(volatile u8 *)(mips_io_port_base + (port)); \ SLOW_DOWN_IO; \ __ioswab8(__val); \ }) #define inw_p(port) \ ({ \ u16 __val; \ \ __val = *(volatile u16 *)(mips_io_port_base + (port)); \ SLOW_DOWN_IO; \ __ioswab16(__val); \ }) #define inl_p(port) \ ({ \ u32 __val; \ \ __val = *(volatile u32 *)(mips_io_port_base + (port)); \ SLOW_DOWN_IO; \ __ioswab32(__val); \ }) static inline void outsb(unsigned long port, void *addr, unsigned int count) { while (count--) { outb(*(u8 *)addr, port); addr++; } } static inline void insb(unsigned long port, void *addr, unsigned int count) { while (count--) { *(u8 *)addr = inb(port); addr++; } } static inline void outsw(unsigned long port, void *addr, unsigned int count) { while (count--) { outw(*(u16 *)addr, port); addr += 2; } } static inline void insw(unsigned long port, void *addr, unsigned int count) { while (count--) { *(u16 *)addr = inw(port); addr += 2; } } static inline void outsl(unsigned long port, void *addr, unsigned int count) { while (count--) { outl(*(u32 *)addr, port); addr += 4; } } static inline void insl(unsigned long port, void *addr, unsigned int count) { while (count--) { *(u32 *)addr = inl(port); addr += 4; } } #endif /* JMR3927_INIT_INDIRECT_PCI */ /* * The caches on some architectures aren't dma-coherent and have need to * handle this in software. There are three types of operations that * can be applied to dma buffers. * * - dma_cache_wback_inv(start, size) makes caches and coherent by * writing the content of the caches back to memory, if necessary. * The function also invalidates the affected part of the caches as * necessary before DMA transfers from outside to memory. * - dma_cache_wback(start, size) makes caches and coherent by * writing the content of the caches back to memory, if necessary. * The function also invalidates the affected part of the caches as * necessary before DMA transfers from outside to memory. * - dma_cache_inv(start, size) invalidates the affected parts of the * caches. Dirty lines of the caches may be written back or simply * be discarded. This operation is necessary before dma operations * to the memory. */ #ifdef CONFIG_NONCOHERENT_IO extern void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size); extern void (*_dma_cache_wback)(unsigned long start, unsigned long size); extern void (*_dma_cache_inv)(unsigned long start, unsigned long size); #define dma_cache_wback_inv(start,size) _dma_cache_wback_inv(start,size) #define dma_cache_wback(start,size) _dma_cache_wback(start,size) #define dma_cache_inv(start,size) _dma_cache_inv(start,size) #else /* Sane hardware */ #define dma_cache_wback_inv(start,size) do { (start); (size); } while (0) #define dma_cache_wback(start,size) do { (start); (size); } while (0) #define dma_cache_inv(start,size) do { (start); (size); } while (0) #endif /* CONFIG_NONCOHERENT_IO */ #endif /* _ASM_IO_H */